基于FPGA的实时峰均比抑制算法
DOI:
作者:
作者单位:

作者简介:

通讯作者:

基金项目:

伦理声明:



A real-time PAPR reduction algorithm based on FPGA
Author:
Ethical statement:

Affiliation:

Funding:

  • 摘要
  • |
  • 图/表
  • |
  • 访问统计
  • |
  • 参考文献
  • |
  • 相似文献
  • |
  • 引证文献
  • |
  • 资源附件
    摘要:

    位了克服多载波传输系统具有较高峰均比(PAPR)的固有缺点,介绍了PAPR的定义和目前国内外几种主要降低PAPR的技术。针对现行的PAPR抑制算法复杂度高,实时性差,改变信号频谱分布的缺点,提出了一种基于现场可编程门阵列的实时PAPR抑制算法实现方法。该方法在对原有的PAPR抑制算法进行改进的基础上,根据等效缩比原理,使用XILINX公司的Virtex-5芯片予以实现。实验结果表明,本方法是实时、有效、可行的。

    Abstract:

    Multi-carrier transmission has been employed widely for communications and jamming system. But high Peak to Average Power Ratio(PAPR) of the transmitted signal is a major drawback of multi-carrier transmission system. This paper introduces the definition of PAPR and some main methods of PAPR reduction. In order to reduce the large computation complexity of traditional methods and keep the invariability of spectrum,a real-time PAPR reduction algorithm based on Field Programmable Gate Array(FPGA) has been proposed. This method improves the traditional phasing algorithm and has been implemented in Virtex-5 chip of XILINX. The experiment results show that the proposed method can reduce the PAPR with low complexity,and thus is of good practicability.

    参考文献
    相似文献
    引证文献
引用本文

胡茂海,叶江峰,严 俊,蒋鸿宇,张 伟.基于FPGA的实时峰均比抑制算法[J].太赫兹科学与电子信息学报,2010,8(5):565~568

复制
分享
文章指标
  • 点击次数:
  • 下载次数:
  • HTML阅读次数:
历史
  • 收稿日期:2009-12-24
  • 最后修改日期:2010-03-23
  • 录用日期:
  • 在线发布日期:
  • 出版日期: